Part Number Hot Search : 
CA33K032 SN66020B MCST1250 HYS64T SR4020PT 4431A AD8517 IMP5121
Product Description
Full Text Search
 

To Download IS31FL3196 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 1 6-channel light effect led driver april 2012 general description IS31FL3196 is a 6-channel light effect led driver which features two-dimensional auto breathing mode and an audio modulated display mode. it has one shot programming mode and pwm control mode for rgb lighting effects. the maximum output current can be adjusted in 8 levels (5ma~40ma). in pwm control mode, the pwm duty cycle of each output can be independently programmed and controlled in 256 steps to simplify color mixing. in one shot programming mode, the timing characteristics for output current - current rising, holding, falling and off time, can be adjusted individually so that each output can independently maintain a pre-established pattern achieving mixing color breathing or a single color breathing without requiring any additional interface activity, thus saving valuable system resources. the IS31FL3196 includes an audio modulated display mode, wherein the brightness of led can be modulated by audio signal. there is a cascade pin for the synchronization of two chips. IS31FL3196 is available in qfn-20 (3mm 3mm). it operates from 2.7v to 5.5v over the temperature range of -40c to +85c. features ? 2.7v to 5.5v supply voltage ? i2c interface ? two groups rgb, single color led breathing system-free pre-established pattern ? 6 independently controlled automatic and semiautomatic breathing system-free pre-established pattern ? 6 independently controlled outputs of 256 pwm steps ? 8 levels programmable output current ? audio mode with agc function ? cascade for the synchronization of chips ? over-temperature protection ? qfn-20 (3mm 3mm) package applications ? mobile phones and other hand-held devices for led display ? led in home appliances typical application circuit figure 1 typical application circuit note: the ic should be placed far away from the mobile antenna in order to prevent the emi.
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 2 figure 2 typical application circuit (cascade mode) copyright ? ? ? 2011 ? integrated ? silicon ? solution, ? inc. ? all ? rights ? reserved. ? issi ? reserves ? the ? right ? to ? make ? changes ? to ? this ? specification ? and ? its ? products ? at ? any ? time ? without ? notice. ? issi ? assumes ? no ? liability ? arising ? out ? of ? the ? application ? or ? use ? of ? any ? information, ? products ? or ? services ? described ? herein. ? customers ? are ? advised ? to ? obtain ? the ? latest ? version ? of ? this ? device ? specification ? before ? relying ? on ? any ? published ? information ? and ? before ? placing ? orders ? for ? products. ? integrated ? silicon ? solution, ? inc. ? does ? not ? recommend ? the ? use ? of ? any ? of ? its ? products ? in ? life ? support ? applications ? where ? the ? failure ? or ? malfunction ? of ? the ? product ? can ? reasonably ? be ? expected ? to ? cause ? failure ? of ? the ? life ? support ? system ? or ? to ? significantly ? affect ? its ? safety ? or ? effectiveness. ? products ? are ? not ? authorized ? for ? use ? in ? such ? applications ? unless ? integrated ? silicon ? solution, ? inc. ? receives ? written ? assurance ? to ? its ? satisfaction, ? that: ? a.) ? the ? risk ? of ? injury ? or ? damage ? has ? been ? minimized; ? b.) ? the ? user ? assume ? all ? such ? risks; ? and ? c.) ? potential ? liability ? of ? integrated ? silicon ? solution, ? inc ? is ? adequately ? protected ? under ? the ? circumstances
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 3 pin configuration package pin configuration (top view) qfn-20 pin description no. pin description 1 vcc power supply. 2 c_filt filter capacitor for audio control. 3~6 out1~out4 current source outputs. 7 gnd ground. 8, 9 out5~out6 current source outputs. 10~12 nc no connection. 13 sdb shutdown the chip when pulled to low. 14 i_aud audio current input or output for cascade. 15 r_ext input terminal used to connect an external resistor. the value must be about 100k ? . 16 ad i2c address setting. 17 in audio input. 18 scl i2c serial clock. 19 sda i2c serial data. 20 clk/v_bm clk input or output for cascade. when breathing mark function enable, this pin is v_bm pin. thermal pad connect to gnd.
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 4 ordering information industrial range: -40c to +85c order part no. package qty/reel IS31FL3196-qfls2-tr qfn-20, lead-free 2500
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 5 absolute maximum ratings supply voltage, v cc - 0.3v ~ +6.0v voltage at any input pin - 0.3v ~ v cc +0.3v gnd terminal current 400ma maximum j unction temperature, t jmax 150c storage temperature range, t stg - 65c ~ +150c operating temperature range, t a - 40c ~ +85c esd (hbm) 2kv note: stresses beyond those listed under ?absolute maximum ratings? may cause permanent damage to the device. these are stress rating s only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of th e specifications is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. electrical characteristics t a = 25c, v cc = 2.7v ~ 5.5v, unless otherwise noted. typical value are t a = 25c, v cc = 5v. symbol parameter condition min. typ. max. unit v cc supply voltage 2.7 5.5 v i cc quiescent power supply current v sdb = v cc 3 ma i sd shutdown current v sdb = 0v 1 a v sdb = v cc , software shutdown 2 i out output current pwm control mode, v ds = 0.4v pwm register(07h~0ch) = 0xff 20 (note 1) ma audio mode, gain = 12db v in = 0.8v p-p, 1khz square wave 18 (note 1) v hr current sink headroom voltage i out = 20ma 400 mv logic electrical characterist ics (sda, scl, sdb, ad) v il logic ?0? input voltage v cc = 2.7v 0.4 v v ih logic ?1? input voltage v cc = 5.5v 1.4 v i il logic ?0? input current v input = 0v 5 (note 2) na i ih logic ?1? input current v input = v cc 5 (note 2) na
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 6 digital input switching characteristics (note 3) symbol parameter condition min. typ. max. unit f scl serial-clock frequency 400 khz t buf bus free time between a stop and a start condition 1.3 s t hd, sta hold time (repeated) start condition 0.6 s t su, sta repeated start condition setup time 0.6 s t su, sto stop condition setup time 0.6 s t hd, dat data hold time 0.9 s t su, dat data setup time 100 ns t low scl clock low period 1.3 s t high scl clock high period 0.7 s t r rise time of both sda and scl signals, receiving (note 4) 20+0.1cb 300 ns t f fall time of both sda and scl signals, receiving (note 4) 20+0.1cb 300 ns note 1: the average current of each channel is i out . note 2: all leds are on. note 3: guaranteed by design. note 4: cb = total capacitance of one bus line in pf. i sink 6ma. t r and t f measured between 0.3 v cc and 0.7 v cc .
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 7 detailed description i2c interface the IS31FL3196 uses a serial bus, which conforms to the i2c protocol, to control the chip?s functions with two wires: scl and sda. the IS31FL3196 has a 7-bit slave address (a7:a1), followed by the r/w bit, a0. since IS31FL3196 only supports write operations, a0 must always be ?0?. the value of bits a1 and a2 are decided by the connection of the ad pin. the complete slave address is: table 1 slave address (write only): bit a7:a3 a2:a1 a0 value 11001 ad 0 ad connected to gnd, ad = 00; ad connected to vcc, ad = 11; ad connected to scl, ad = 01; ad connected to sda, ad = 10; the scl line is uni-directional. the sda line is bi-directional (open-collector) with a pull-up resistor (typically 4.7k ? ). the maximum clock frequency specified by the i2c standard is 400khz. in this discussion, the master is the microcontroller and the slave is the IS31FL3196. the timing diagram for the i2c is shown in figure 3. the sda is latched in on the stable high level of the scl. when there is no interface activity, the sda line should be held high. the ?start? signal is generated by lowering the sda signal while the scl signal is high. the start signal will alert all devices attached to the i2c bus to check the incoming address against their own chip address. the 8-bit chip address is sent next, most significant bit first. each address bit must be stable while the scl level is high. after the last bit of the chip address is sent, the master checks for the IS31FL3196?s acknowledge. the master releases the sda line high (through a pull-up resistor). then the master sends an scl pulse. if the IS31FL3196 has received the address correctly, then it holds the sda line low during the scl pulse. if the sda line is not low, then the master should send a ?stop? signal (discussed later) and abort the transfer. following acknowledge of IS31FL3196, the register address byte is sent, most significant bit first. IS31FL3196 must generate another acknowledge indicating that the register address has been received. then 8-bit of data byte are sent next, most significant bit first. each data bit should be valid while the scl level is stable high. after the data byte is sent, the IS31FL3196 must generate another acknowledge to indicate that the data was received. the ?stop? signal ends the transfer. to signal ?stop?, the sda signal goes high while the scl signal is high. figure 3 interface timing figure 4 bit transfer
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 8 figure 5 writing to IS31FL3196 registers definitions table 2 register function address name function table default 00h shutdown register set software shutdown mode 3 0000 0000 01h led control register out1~ out6 enable bit 4 0111 0111 03h configuration register 1 set operation mode 5 0000 0000 04h configuration register 2 set output current and audio input gain 6 05h ramping mode register set the ramping function mode 7 06h breathing mark register set the breathing mark function 8 07h ~ 0ch pwm register 6 channels pwm duty cycle data registers 9 10h data update register load pwm registers and led control registers? data - xxxx xxxx 11h ~ 16h t0 register set the t0 time 10 0000 0000 1ah ~ 1bh t1~t3 register set the t1~t3 time 11 1dh ~ 22h t4 register set the t4 time 12 26h time update register load time registers? data - xxxx xxxx ffh reset register reset all registers to default value - table 3 00h shutdown register bit d7:d1 d0 name - ssd default 0000000 0 the shutdown register sets software shutdown mode of IS31FL3196. ssd software shutdown enable 0 software shutdown mode 1 normal operation table 4 01h led control register (out1~out6) bit d7 d6:d4 d3 d2:d0 name - out6:out4 - out3:out1 default 0 111 0 111 the led control registers store the on or off state of each channel led. outx led state 0 led off 1 led on
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 9 table 5 03h configuration register 1 bit d7:d6 d5:d4 d3 d2 d1 d0 name - rgb2:1 - ae agce agcm default 00 00 0 0 0 0 the configuration register 1 sets operation mode. rgbx rgb mode selection 0 pwm control mode 1 one shot programming mode ae audio modulate enable 0 disable 1 enable agce agc function enable 0 enable 1 disable agcm agc mode selection 0 mode1 (fast modulation) 1 mode2 (slow modulation) table 6 04h configuration register 2 bit d7 d6:d4 d3 d2:d0 name cm cs - ags default 0 000 0 000 the configuration register 2 stores the intensity control settings for all of the leds and the control mode. cm control mode 0 master 1 slave cs current setting 000 20ma 001 15ma 010 10ma 011 5ma 100 40ma 101 35ma 110 30ma 111 25ma ags audio gain selection 000 gain= 0db 001 gain= 3db 010 gain= 6db 011 gain= 9db 100 gain= 12db 101 gain= 15db 110 gain= 18db 111 gain= 21db table 7 05h ramping mode register bit d7:d6 d5:d4 d3:d2 d1:d0 name - rm(rgb2:1) - ht(rgb2:1) default 00 00 00 00 the ramping mode register sets the ramping function. rm ramping mode enable 0 disable 1 enable ht hold time selection 0 breathing hold on t2 1 breathing hold on t4 table 8 06h breathing mark register bit d7:d5 d4 d3 d2:d0 name - bme - css default 000 0 0 000 the breathing mark register sets the breathing mark function (detail information refers to page 12). bme breathing mark enable 0 disable 1 enable css channel selection 000 out1 001 out2 010 out3 011 out4 100 out5 101 out6 others unavailable
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 10 table 9 07h~0ch pwm register(out1~out6) bit d7:d0 name pwm default 0000 0000 the pwm registers can modulate rgb light with 256 different items. the value of pwm registers decide the average output current of out1~out6. the average output current may be computed using the formula (1): ? ? ? ? ? 7 0 out 2 ] [ 256 i n n max n d i (1) where ?n? indicates the bit lo cation in the respective pwm register. for example: d7:d0 = 10110101, i out = i max (2 0 +2 2 +2 4 +2 5 +2 7 )/256 i max is set by configuration register2 (04h). 10h data update register the data sent to the pwm registers and the led control registers will be stored in temporary registers. a write operation of any 8-bit value to the data update register is required to update the registers (01h, 07h~0ch). table 10 11h~16h t0 register (out1~out6) bit d7:d6 d5:d4 d3:d0 name - b a default 00 00 0000 the t0 registers set the t0 time in one shot programming mode. t0 = a2 b a = 0~15, b = 0~3 and = 260ms (typ.) for example, the max t0 is 260ms152 3 = 31.2s table 11 1ah~1bh t1~t3 register (rgb1~rgb2) bit d7 d6:d4 d3 d2:d0 name dt b - a default 0 000 0 000 the t1~t3 registers set the t1~t3 time in one shot programming mode. dt double time 0 t3 =t1 1 t3 = 2t1 if a = 0~4, t1 = t3 = 2 a , = 260ms (typ.) if a = 5~6, the breathing function disable. if a = 7, t1= t3 = 0.1ms. if b = 1~7, t2 = 2 b-1 , = 260ms (typ.) if b = 0, t2 = 0s. for example, the max t1&t3 is 260ms2 4 = 4.16s. the max t2 is 260ms2 6 = 16.64s. table 12 1dh~22h t4 register (out1~out6) bit d7:d6 d5:d4 d3:d0 name - b a default 00 00 0000 the t4 registers set the t4 time in one shot programming mode. t4 = a2 b a = 0~15, b = 0~3 and = 260ms (typ.) for example, the max t4 is 260ms152 3 = 31.2s 26h time update register the data sent to the time registers (11h~16h, 1ah~1bh, 1dh~22h) will be stored in temporary registers. a write operation of any 8-bit data to the time update register is required to update the registers (11h~16h, 1ah~1bh, 1dh~22h). ffh reset register once user writes any 8-bit data to the reset register, IS31FL3196 will reset all registers to default value. on initial power-up, the IS31FL3196 registers are reset to their default values for a blank display.
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 11 functional block diagram
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 12 typical application general description IS31FL3196 is a 6-channel led driver with two-dimensional auto breathing and pwm control mode. it can drive nine leds or three groups rgb. pwm control by setting the rgbx bits of the configuration register1 (03h) to ?0?, the IS31FL3196 will operate in pwm control mode. the pwm registers (07h~0ch) can modulate led brightness of 6 channels with 256 steps. for example, if the data in pwm register is ?0000 0100?, then the pwm is the fourth step. writing new data continuously to the registers can modulate the brightness of the leds to achieve a breathing effect. rgb breathing control with auto color changing by setting the rgbx bits of the configuration register1 (03h) to ?1?, the IS31FL3196 will operate in one shot programming mode. in this mode each group rgb can be modulated breathing cycle independently by t0~t4. the full cycle is t1 to t4 (figure 7). setting different t0~t4 can achieve rgb breathing with auto color changing. the maximum intensity of each rgb can be adjusted independently by the pwm registers (07h~0ch). note, if IS31FL3196 operates in the one shot programming mode and then enters into the shutdown mode, an 8-bit data write operation to the time update register is required to restart the led breathing effect after the ic is re-enabled. figure 7 breathing timing rgb auto breathing control with color setting IS31FL3196 can pre-establish pattern achieving mixing color breathing. there are three groups rgb. each rgb consists of three channels. every channel has an 8-bit pwm data register. the color can be set by the pwm data register. for example, there are three pwm data: 20h, 80h, c8h, so the three data will determine a kind of color. after setting the color, t0~t4 time register will be set to control the led breathing panel. and t0~t4 time should be same for one rgb or the pre-established color will change. semiautomatic breathing by setting the rgbx bits of the configuration register1 (03h) to ?1? and the rm bit of the ramping mode register (05h) to ?1?, the ramping function is enabled. ht is the time select bit. when ht bit is set to ?0?, t2 will be held forever, and the led will remain at the programmed maximum intensity. when ht bit is set to ?1?, t3 will continue and t4 will be held, causing the led to complete one breathing cycle and then remain off. audio modulate display mode with agc function in audio modulate display mode the output current can be modulated by the audio input signal. an agc automatically adjusts the audio input gain to improve the dynamic range of the led current modulation, thus improving the visual effect. when the input signal is large such that the amplifier output begins to clip, the gain goes down. if the input signal is small, the gain increases, adjusting the output to provide a good dynamic response to the input signal. the agc can be disabled and the audio gain can be set by programming configuration register 1 (03h). breathing mark function by setting the bme bit of the breathing mark register (06h) to ?1?, the breathing mark function is enabled. the clk/v_bm pin is used as v_bm. if the bme bit sets to ?0?, the breathing mark function disabled. the clk/v_bm pin is used as clk. v_bm is an output pin. the breathing mark function is useful as a signal to notify the mcu when to update the color data. at the end of time period t1, v_bm will induce a falling edge and hold logic low, so the new data can be sent by mcu at this time. at the end of t3, v_bm will induce a rising edge and the mcu can send an update command to update all data simultaneously (figure 8). the marking channel (out1~out6) is selected by the css bits of the breathing mark register (06h). when IS31FL3196 operates as slave, the breathing mark function is unavailable. figure 8 v_bm signal
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 13 cascade for synchronization of chips operating in the cascade mode can make two chips synchronize (figure 2). by setting the cm bit of configuration register 2 (04h) to ?0?, IS31FL3196 operates as a master. there are two pins (clk, i_aud) for synchronization of chips. clk pin can synchronize the breathing and i_aud pin can synchronize the audio current. shutdown mode shutdown mode can either be used as a means of reducing power consumption or generating a flashing display (repeatedly entering and leaving shutdown mode). during shutdown mode all registers retain their data. software shutdown by setting ssd bit of the shutdown register (00h) to ?0?, the IS31FL3196 will operate in software shutdown mode, wherein they consume only 2 a (typ.) current. when the IS31FL3196 is in software shutdown mode, all current sources are switched off. hardware shutdown the chip enters hardware shutdown mode when the sdb pin is pulled low, wherein they consume only 1 a (typ.) current.
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 14 classification reflow profiles profile feature pb-free assembly preheat & soak temperature min (tsmin) temperature max (tsmax) time (tsmin to tsmax) (ts) 150c 200c 60-120 seconds average ramp-up rate (tsmax to tp) 3c/second max. liquidous temperature (tl) time at liquidous (tl) 217c 60-150 seconds peak package body temperature (tp)* max 260c time (tp)** within 5c of the specified classification temperature (tc) max 30 seconds average ramp-down rate (tp to tsmax) 6c/second max. time 25c to peak temperature 8 minutes max. figure 9 classification profile
IS31FL3196 integrated silicon solution, inc. ? www.issi.com rev.a, 03/27/2012 15 package information qfn-20 note: all dimensions in millimeters unless otherwise stated.


▲Up To Search▲   

 
Price & Availability of IS31FL3196

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X